Median architecture by accumulative parallel counters

[thumbnail of APCMedian-TCAS-Centaur.pdf]
Preview
Text - Accepted Version
· Please see our End User Agreement before downloading.
| Preview

Please see our End User Agreement.

It is advisable to refer to the publisher's version if you intend to cite from this work. See Guidance on citing.

Add to AnyAdd to TwitterAdd to FacebookAdd to LinkedinAdd to PinterestAdd to Email

Cadenas Medina, J., Megson, G. M. and Sherratt, S. orcid id iconORCID: https://orcid.org/0000-0001-7899-4445 (2015) Median architecture by accumulative parallel counters. IEEE Transactions on Circuits and Systems II, Express Briefs, 62 (7). pp. 661-665. ISSN 1549-7747 doi: 10.1109/TCSII.2015.2415655

Abstract/Summary

The time to process each of W/B processing blocks of a median calculation method on a set of N W-bit integers is improved here by a factor of three compared to the literature. Parallelism uncovered in blocks containing B-bit slices are exploited by independent accumulative parallel counters so that the median is calculated faster than any known previous method for any N, W values. The improvements to the method are discussed in the context of calculating the median for a moving set of N integers for which a pipelined architecture is developed. An extra benefit of smaller area for the architecture is also reported.

Altmetric Badge

Item Type Article
URI https://reading-clone.eprints-hosting.org/id/eprint/36577
Identification Number/DOI 10.1109/TCSII.2015.2415655
Refereed Yes
Divisions Life Sciences > School of Biological Sciences > Department of Bio-Engineering
Uncontrolled Keywords Median Filter, Pipelined Processing, Image Processing.
Publisher IEEE
Download/View statistics View download statistics for this item

Downloads

Downloads per month over past year

University Staff: Request a correction | Centaur Editors: Update this record

Search Google Scholar