A n-Bit Reconfigurable Scalar Quantiser

Full text not archived in this repository.

Please see our End User Agreement.

It is advisable to refer to the publisher's version if you intend to cite from this work. See Guidance on citing.

Add to AnyAdd to TwitterAdd to FacebookAdd to LinkedinAdd to PinterestAdd to Email

Cadenas, O. and Megson, G. (2001) A n-Bit Reconfigurable Scalar Quantiser. Lecture Notes in Computer Science, 2147. pp. 420-429. ISSN 1611-3349 doi: 10.1007/3-540-44687-7_43

Abstract/Summary

A reconfigurable scalar quantiser capable of accepting n-bit input data is presented. The data length n can be varied in the range 1... N-1 under partial-run time reconfiguration, p-RTR. Issues as improvement in throughput using this reconfigurable quantiser of p-RTR against RTR for data of variable length are considered. The quantiser design referred to as the priority quantiser PQ is then compared against a direct design of the quantiser DIQ. It is then evaluated that for practical quantiser sizes, PQ shows better area usage when both are targeted onto the same FPGA. Other benefits are also identified.

Altmetric Badge

Item Type Article
URI https://reading-clone.eprints-hosting.org/id/eprint/18886
Identification Number/DOI 10.1007/3-540-44687-7_43
Refereed Yes
Divisions Science
Publisher Springer
Download/View statistics View download statistics for this item

University Staff: Request a correction | Centaur Editors: Update this record

Search Google Scholar