Search from over 60,000 research works

Advanced Search

A clocking technique with power savings in virtex-based pipelined designs

Full text not archived in this repository.
Add to AnyAdd to TwitterAdd to FacebookAdd to LinkedinAdd to PinterestAdd to Email

Cadenas, O. and Megson, G. (2002) A clocking technique with power savings in virtex-based pipelined designs. Lecture Notes in Computer Science, 2438. pp. 322-331. ISSN 0302-9743 doi: 10.1007/3-540-46117-5_34 (special issue 'Field-programmable logic and applications: reconfigurable computing is going mainstream')

Abstract/Summary

This paper presents the evaluation in power consumption of a clocking technique for pipelined designs. The technique shows a dynamic power consumption saving of around 30% over a conventional global clocking mechanism. The results were obtained from a series of experiments of a systolic circuit implemented in Virtex-II devices. The conversion from a global-clocked pipelined design to the proposed technique is straightforward, preserving the original datapath design. The savings can be used immediately either as a power reduction benefit or to increase the frequency of operation of a design for the same power consumption.

Altmetric Badge

Item Type Article
URI https://reading-clone.eprints-hosting.org/id/eprint/18885
Item Type Article
Refereed Yes
Divisions Science
Publisher Springer
Download/View statistics View download statistics for this item

University Staff: Request a correction | Centaur Editors: Update this record

Search Google Scholar