A block coprocessor for user data rate improvements to GPRS coding scheme 4

[thumbnail of textual manuscript of published paper]
Preview
Text (textual manuscript of published paper) - Accepted Version
· Please see our End User Agreement before downloading.
| Preview

Please see our End User Agreement.

It is advisable to refer to the publisher's version if you intend to cite from this work. See Guidance on citing.

Add to AnyAdd to TwitterAdd to FacebookAdd to LinkedinAdd to PinterestAdd to Email

Sherratt, R.S. orcid id iconORCID: https://orcid.org/0000-0001-7899-4445, Zhang, K. and Wilkes, O.J. (2007) A block coprocessor for user data rate improvements to GPRS coding scheme 4. Journal of Circuits Systems and Computers, 16 (4). pp. 541-551. ISSN 0218-1266 doi: 10.1142/S0218126607003848

Abstract/Summary

The general packet radio service (GPRS) has been developed to allow packet data to be transported efficiently over an existing circuit-switched radio network, such as GSM. The main application of GPRS are in transporting Internet protocol (IP) datagrams from web servers (for telemetry or for mobile Internet browsers). Four GPRS baseband coding schemes are defined to offer a trade-off in requested data rates versus propagation channel conditions. However, data rates in the order of > 100 kbits/s are only achievable if the simplest coding scheme is used (CS-4) which offers little error detection and correction (EDC) (requiring excellent SNR) and the receiver hardware is capable of full duplex which is not currently available in the consumer market. A simple EDC scheme to improve the GPRS block error rate (BLER) performance is presented, particularly for CS-4, however gains in other coding schemes are seen. For every GPRS radio block that is corrected by the EDC scheme, the block does not need to be retransmitted releasing bandwidth in the channel and improving the user's application data rate. As GPRS requires intensive processing in the baseband, a viable field programmable gate array (FPGA) solution is presented in this paper.

Altmetric Badge

Item Type Article
URI https://reading-clone.eprints-hosting.org/id/eprint/15379
Identification Number/DOI 10.1142/S0218126607003848
Refereed Yes
Divisions Life Sciences > School of Biological Sciences > Department of Bio-Engineering
Uncontrolled Keywords GPRS, IP transport, coprocessor, FPGA
Publisher Statement Electronic version of an article published as: Sherratt, R.S., Zhang, K. and Wilkes, O.J. (2007) A block coprocessor for user data rate improvements to GPRS coding scheme 4. Journal of Circuits Systems and Computers, 16 (4). pp. 541-551. ISSN 0218-126 [DOI:101142/S0218126607003848] © World Scientific Publishing Company [Journal URL http://www.worldscinet.com/jcsc/]
Download/View statistics View download statistics for this item

Downloads

Downloads per month over past year

University Staff: Request a correction | Centaur Editors: Update this record

Search Google Scholar